This page intentionally left blank
Table of Contents

1 User Information ........................................................................................................ 6
  1.1 Objective ......................................................................................................... 6
  1.2 Target Audience ............................................................................................ 6
  1.3 Assumptions .................................................................................................... 6
  1.4 Scope .............................................................................................................. 6
  1.5 About This Document ......................................................................................... 6
  1.6 Copyright Notice ............................................................................................... 7
  1.7 Trademarks ...................................................................................................... 7
  1.8 Standards ........................................................................................................ 7
  1.9 Warranty ......................................................................................................... 7
  1.10 Technical Support .............................................................................................. 8

2 Introduction .............................................................................................................. 9
  2.1 ETX® Documentation ......................................................................................... 9
  2.2 ETX® Benefits ................................................................................................... 9

3 Connector X1 ............................................................................................................ 11
  3.1 Connector X1 Schematic ................................................................................... 11
  3.2 ETX® Connector X1 Pinout ................................................................................. 12
  3.3 Peripheral Component Interconnect (PCI) Bus ...................................................... 13
    3.3.1 PCI Implementation Notes ................................................................................ 14
    3.3.2 Differences Among PCI Slots .............................................................................. 14
  3.4 Universal Serial Bus (USB) ................................................................................ 18
    3.4.1 USB Port 0 and 1 ............................................................................................. 18
    3.4.2 USB Ports 2 and 3 ............................................................................................ 19
    3.4.3 USB Implementation Notes ............................................................................... 20
    3.4.4 USB Signal Integrity ........................................................................................ 22
  3.5 Audio Circuits ................................................................................................. 23
    3.5.1 Audio Implementation Notes ............................................................................. 24

4 Connector X2 ............................................................................................................ 25
  4.1 ETX® Connector X2 Schematic ............................................................................ 25
  4.2 ETX® Connector X2 Pinout ................................................................................. 26
  4.3 Industry Standard Architecture (ISA) Bus Slot ....................................................... 27
    4.3.1 ISA Implementation Notes ................................................................................ 28

5 Connector X3 ............................................................................................................ 29
  5.1 ETX® Connector X3 Schematic ............................................................................ 29
  5.2 ETX® Connector X3 Pinout ................................................................................. 30
# Table of Contents

5.3 Analog Video (VGA) Output ................................................................. 32  
5.3.1 VGA Implementation Notes .............................................................. 33  
5.4 Flat Panel LVDS Interface / JILI Standard ........................................... 33  
5.4.1 LVDS Advantages ........................................................................... 33  
5.4.2 LVDS Routing and Wiring Considerations ........................................ 33  
5.4.3 LVDS Variations ............................................................................. 34  
5.4.4 JILI Flat Panel Interface Standard .................................................... 34  
5.4.5 JILI Baseboard Connector Schematic ............................................. 35  
5.4.6 LVDS Signal Mapping on JILI Connector Pins ................................. 36  
5.4.7 JILI Implementation Notes ............................................................... 36  
5.5 Flat Panel Digital (FPD) Interface / JIDI Standard .............................. 37  
5.6 Television (TV) Out ........................................................................... 37  
5.7 Serial Ports 1 and 2 .......................................................................... 38  
5.7.1 Serial Port Implementation Notes ................................................... 38  
5.8 IRDA ................................................................................................. 39  
5.9 Keyboard and Mouse ......................................................................... 39  
5.10 Parallel Port ..................................................................................... 40  
5.10.1 Parallel Port Implementation Notes .............................................. 40  
5.10.2 Floppy Drive Operation Over the Parallel Port Connector ............. 41  
5.10.3 Options for Simultaneous Floppy and Parallel Port Operation ....... 41  

6 Connector X4 .......................................................................................... 42  
6.1 ETX® Connector X4 Schematic ............................................................. 42  
6.2 ETX® Connector X4 Pinout ................................................................. 43  
6.3 IDE Ports ............................................................................................ 44  
6.3.1 IDE Port Implementation Notes ...................................................... 45  
6.3.2 CompactFlash Socket on IDE Port ................................................... 46  
6.3.3 CompactFlash Socket Implementation Notes ................................. 47  
6.4 Ethernet Circuits ................................................................................ 48  
6.4.1 Ethernet Implementation Notes ....................................................... 49  
6.4.2 Ethernet LEDs ................................................................................ 50  
6.4.3 Ethernet Limitation ......................................................................... 50  
6.5 Miscellaneous Circuits ....................................................................... 51  
6.5.1 Speaker ......................................................................................... 51  
6.5.2 Battery .......................................................................................... 51  
6.5.3 I2C Bus .......................................................................................... 52  
6.5.4 SM Bus ......................................................................................... 52  
6.5.5 Power Good / Reset Input ............................................................... 53  
6.5.6 Keyboard Inhibit ............................................................................ 53  
6.5.7 ATX Power Supply Control ............................................................. 53  
6.5.8 OVCR# .......................................................................................... 54  
6.5.9 External SMI Interrupt ................................................................. 54
# Table of Contents

## Power Supply Recommendations

- **7.1 Power Requirements** .......................................................... 55
- **7.2 Power Supply Considerations** ........................................... 55

## Mechanical Considerations

- **8.1 Baseboard Layout Drawing** ............................................. 57
- **8.2 Module Dimensions** ......................................................... 57
- **8.3 ETX® 3.0 specification** .................................................... 57

## Appendix F: PC Architecture Information

- **9.1 Buses** .............................................................................. 58
  - **9.1.1 ISA, Standard PS/2 – Connectors** ............................... 58
  - **9.1.2 PCI/104** .................................................................. 58
- **9.2 General PC Architecture** ............................................... 59
- **9.3 Ports** ............................................................................. 59
  - **9.3.1 RS-232 Serial** .......................................................... 59
  - **9.3.2 Serial ATA** ............................................................. 59
  - **9.3.3 USB** ....................................................................... 60
  - **9.3.4 Programming** .......................................................... 60

## APPENDIX G: DOCUMENT-REVISION HISTORY

- ................................................................. 61
1 User Information

1.1 Objective
This document is intended as a guide for designing a custom system baseboard for ETX modular computers. This guide includes reference schematics for the external circuitry required to implement the various ETX® peripheral functions, as well as related comments and application notes. This guide also shows how to extend the PCI and ISA buses to add additional peripherals or expansion slots to an ETX® system.

1.2 Target Audience
This guide is intended for hardware engineers who design custom system baseboards for ETX® modular computers.

1.3 Assumptions
The reader is assumed to have a hardware engineering background as well as experience with personal computer buses and peripheral interfaces. A working knowledge of multi-layer printed circuit board design practices also is assumed. Appendix A (PC Architecture Information) contains some suggested references for readers desiring a more extensive presentation of topics such as PCI and ISA buses and the IDE (ATAPI) interface.

1.4 Scope
The circuits presented in this guide are typical application circuits. They may not be suitable for all applications. In particular, additional components may need to be added to these circuits in order to meet specific ESD (electrostatic discharge), EMC (electromagnetic compatibility), or safety isolation requirements. Such regulatory requirements and the techniques for meeting them vary by industry and are beyond the scope of this document.

1.5 About This Document
This document provides information about products from Kontron Embedded Modules GmbH and/or its subsidiaries. No warranty of suitability, purpose, or fitness is implied. While every attempt has been made to ensure that the information in this document is accurate, the information contained within is supplied “as-is” and is subject to change without notice.

For the circuits, descriptions and tables indicated, Kontron assumes no responsibility as far as patents or other rights of third parties are concerned.
1.6 Copyright Notice

Copyright © 2003-2007 Kontron Embedded Modules GmbH

All rights reserved. No part of this document may be reproduced, transmitted, transcribed, stored in a retrieval system, or translated into any language or computer language, in any form or by any means (electronic, mechanical, photocopying, recording, or otherwise), without the express written permission of Kontron Embedded Modules GmbH.

DIMM-PC®, PISA®, ETX®, ETXexpress®, X-board®, DIMM-IO® and DIMM-BUS® are trademarks or registered trademarks of Kontron Embedded Modules GmbH. Kontron is trademark or registered trademark of Kontron AG.

1.7 Trademarks

The following lists the trademarks of components used in this board.

➤ IBM, XT, AT, PS/2 and Personal System/2 are trademarks of International Business Machines Corp.
➤ Microsoft is a registered trademark of Microsoft Corp.
➤ Intel is a registered trademark of Intel Corp.
➤ All other products and trademarks mentioned in this manual are trademarks of their respective owners.

1.8 Standards

Kontron Embedded Modules GmbH is certified to ISO 9000 standards.

1.9 Warranty

This Kontron Embedded Modules GmbH product is warranted against defects in material and workmanship for the warranty period from the date of shipment. During the warranty period, Kontron Embedded Modules GmbH will at its discretion decide to repair or replace defective products.

Within the warranty period, the repair of products is free of charge as long as warranty conditions are observed.

The warranty does not apply to defects resulting from improper or inadequate maintenance or handling by the buyer, unauthorized modification or misuse, operation outside of the product’s environmental specifications or improper installation or maintenance.

Kontron Embedded Modules GmbH will not be responsible for any defects or damages to other products not supplied by Kontron Embedded Modules GmbH that are caused by a faulty Kontron Embedded Modules GmbH product.
1.10 Technical Support

Technicians and engineers from Kontron Embedded Modules GmbH and/or its subsidiaries are available for technical support. We are committed to making our product easy to use and will help you use our products in your systems.

Before contacting Kontron Embedded Modules GmbH technical support, please consult our Web site at http://www.kontron-emea.com/emd for the latest product documentation, utilities, and drivers. If the information does not help solve the problem, contact us by telephone or email.

<table>
<thead>
<tr>
<th>Asia</th>
<th>Europe</th>
<th>North/South America</th>
</tr>
</thead>
<tbody>
<tr>
<td>Kontron Asia Inc.</td>
<td>Kontron Embedded Modules GmbH</td>
<td>Kontron America</td>
</tr>
<tr>
<td>4F, No.415, Ti-Ding Blvd., NeiHu District, Taipei 114, Taiwan</td>
<td>Brunnwiesenstr. 16 94469 Deggendorf – Germany</td>
<td>14118 Stowe Drive Poway, CA 92064-7147</td>
</tr>
<tr>
<td>Tel: +886 2 2799 2789</td>
<td>Tel: +49 (0) 991-37024-0</td>
<td>Tel: +1 (888) 294 4558</td>
</tr>
<tr>
<td>Fax: + 886 2 2799 7399</td>
<td>Fax: +49 (0) 991-37024-333</td>
<td>Fax: +1 (858) 677 0898</td>
</tr>
<tr>
<td><a href="mailto:sales@kontron.com.tw">mailto:sales@kontron.com.tw</a></td>
<td><a href="mailto:sales-kem@kontron.com">mailto:sales-kem@kontron.com</a></td>
<td><a href="mailto:sales@us-kontron.com">mailto:sales@us-kontron.com</a></td>
</tr>
</tbody>
</table>
INTRODUCTION

2.1 ETX® Documentation

This ETX® Design Guide is intended as one of three principal references for an ETX® design.

- The ETX® Specification defines the ETX® module form factor, pinout and signals. We suggest that you read this document first. You can find the document on the Kontron Web site.
- The ETX® Design Guide is intended as a general guide for baseboard design, with a focus on maximum flexibility to accommodate a range of ETX® modules.
- The user guides for specific ETX® modules document their specifications and features. You can find all the user guides for the various ETX® modules on the Kontron Web site.

2.2 ETX® Benefits

Embedded technology extended (ETX®) modules are very compact (~100mm square, 12mm thick), highly integrated computers. All ETX® modules feature a standardized form factor and a standardized connector layout that carry a specified set of signals. This standardization allows designers to create a single-system baseboard that can accept present and future ETX® modules.

ETX® modules include common personal computer (PC) peripheral functions such as:

- Graphics
- Parallel, Serial, and USB ports
- Keyboard/mouse
- Ethernet
- Sound
- IDE
The baseboard designer can optimize exactly how each of these functions implements physically. Designers can place connectors precisely where needed for the application on a baseboard designed to optimally fit a system’s packaging.

Peripheral PCI or ISA buses can be implemented directly on the baseboard rather than on mechanically unwieldy expansion cards. The ability to build a system on a single baseboard using the computer as one plug-in component simplifies packaging, eliminates cabling, and significantly reduces system-level cost.

A single baseboard design can use a range of ETX® modules. This flexibility can differentiate products at various price/performance points, or to design future proof systems that have a built-in upgrade path. The modularity of an ETX® solution also ensures against obsolescence as computer technology evolves. A properly designed ETX® baseboard can work with several successive generations of ETX® modules.

An ETX® baseboard design has many advantages of a custom, computer-board design but delivers better obsolescence protection, greatly reduced engineering effort, and faster time to market.

**Schematic Drawing Notes**

Some signal names in the schematics have a parenthesized number following the signal name — for example:

AUXAL (05)

This is an “off-page connector,” which means the signal is also connected in Figure 5.

Signal names used in tables and in the ETX® Specification may differ slightly from those shown in schematics. These notational differences are not significant. They reflect the naming conventions used by the schematic capture program used to produce schematics.
3 Connector X1

3.1 Connector X1 Schematic

Figure 1 – ETX® Connector X1 Schematic
### 3.2 ETX® Connector X1 Pinout

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal</th>
<th>Pin</th>
<th>Signal</th>
<th>Pin</th>
<th>Signal</th>
<th>Pin</th>
<th>Signal</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>GND</td>
<td>2</td>
<td>GND</td>
<td>51</td>
<td>VCC</td>
<td>52</td>
<td>VCC</td>
</tr>
<tr>
<td>3</td>
<td>PCICLK3</td>
<td>4</td>
<td>PCICLK4</td>
<td>53</td>
<td>PAR</td>
<td>54</td>
<td>SERR#</td>
</tr>
<tr>
<td>5</td>
<td>GND</td>
<td>6</td>
<td>GND</td>
<td>55</td>
<td>GPERR#</td>
<td>56</td>
<td>RESERVED</td>
</tr>
<tr>
<td>7</td>
<td>PCICLK1</td>
<td>8</td>
<td>PCICLK2</td>
<td>57</td>
<td>PME#</td>
<td>58</td>
<td>USB2#</td>
</tr>
<tr>
<td>9</td>
<td>REQ3#</td>
<td>10</td>
<td>GNT3#</td>
<td>59</td>
<td>LOCK#</td>
<td>60</td>
<td>DEVSEL#</td>
</tr>
<tr>
<td>11</td>
<td>GNT2#</td>
<td>12</td>
<td>3V</td>
<td>61</td>
<td>TRDY#</td>
<td>62</td>
<td>USB3#</td>
</tr>
<tr>
<td>13</td>
<td>REQ2#</td>
<td>14</td>
<td>GNT1#</td>
<td>63</td>
<td>IRDY#</td>
<td>64</td>
<td>STOP#</td>
</tr>
<tr>
<td>15</td>
<td>REQ1#</td>
<td>16</td>
<td>3V</td>
<td>65</td>
<td>FRAME#</td>
<td>66</td>
<td>USB2</td>
</tr>
<tr>
<td>17</td>
<td>GNT0#</td>
<td>18</td>
<td>RESERVED</td>
<td>67</td>
<td>GND</td>
<td>68</td>
<td>GND</td>
</tr>
<tr>
<td>19</td>
<td>VCC</td>
<td>20</td>
<td>VCC</td>
<td>69</td>
<td>AD16</td>
<td>70</td>
<td>CBE2#</td>
</tr>
<tr>
<td>21</td>
<td>SERIRQ</td>
<td>22</td>
<td>REQ0#</td>
<td>71</td>
<td>AD17</td>
<td>72</td>
<td>USB3</td>
</tr>
<tr>
<td>23</td>
<td>AD0</td>
<td>24</td>
<td>3V</td>
<td>73</td>
<td>AD19</td>
<td>74</td>
<td>AD18</td>
</tr>
<tr>
<td>25</td>
<td>AD1</td>
<td>26</td>
<td>AD2</td>
<td>75</td>
<td>AD20</td>
<td>76</td>
<td>USB0#</td>
</tr>
<tr>
<td>27</td>
<td>AD4</td>
<td>28</td>
<td>AD3</td>
<td>77</td>
<td>AD22</td>
<td>78</td>
<td>AD21</td>
</tr>
<tr>
<td>29</td>
<td>AD6</td>
<td>30</td>
<td>AD5</td>
<td>79</td>
<td>AD23</td>
<td>80</td>
<td>USB1#</td>
</tr>
<tr>
<td>31</td>
<td>CBE0#</td>
<td>32</td>
<td>AD7</td>
<td>81</td>
<td>AD24</td>
<td>82</td>
<td>CBE3#</td>
</tr>
<tr>
<td>33</td>
<td>AD8</td>
<td>34</td>
<td>AD9</td>
<td>83</td>
<td>VCC</td>
<td>84</td>
<td>VCC</td>
</tr>
<tr>
<td>35</td>
<td>GND</td>
<td>36</td>
<td>GND</td>
<td>85</td>
<td>AD25</td>
<td>86</td>
<td>AD26</td>
</tr>
<tr>
<td>37</td>
<td>AD10</td>
<td>38</td>
<td>AUXAL</td>
<td>87</td>
<td>AD28</td>
<td>88</td>
<td>USB0</td>
</tr>
<tr>
<td>39</td>
<td>AD11</td>
<td>40</td>
<td>MIC</td>
<td>89</td>
<td>AD27</td>
<td>90</td>
<td>AD29</td>
</tr>
<tr>
<td>41</td>
<td>AD12</td>
<td>42</td>
<td>AUXAR</td>
<td>91</td>
<td>AD30</td>
<td>92</td>
<td>USB1</td>
</tr>
<tr>
<td>43</td>
<td>AD13</td>
<td>44</td>
<td>ASVCC</td>
<td>93</td>
<td>PCIRST#</td>
<td>94</td>
<td>AD31</td>
</tr>
<tr>
<td>45</td>
<td>AD14</td>
<td>46</td>
<td>SNDL</td>
<td>95</td>
<td>INTC#</td>
<td>96</td>
<td>INTD#</td>
</tr>
<tr>
<td>47</td>
<td>AD15</td>
<td>48</td>
<td>ASGND</td>
<td>97</td>
<td>INTA#</td>
<td>98</td>
<td>INTB#</td>
</tr>
<tr>
<td>49</td>
<td>CBE1#</td>
<td>50</td>
<td>SNDR</td>
<td>99</td>
<td>GND</td>
<td>100</td>
<td>GND</td>
</tr>
</tbody>
</table>

Signal names in the table can differ slightly from those in the schematic. For example, AD[12] in the schematic is shown as AD12 in the pinout table and in the ETX® Specification. These differences reflect the conventions used by the program used to produce the schematics.
3.3 Peripheral Component Interconnect (PCI) Bus

Figure 2 – PCI Bus Slot Connector – Slot 1

Figure 2 shows a single PCI bus slot connector. You can connect up four PCI slots or external PCI devices to an ETX® module.
3.3.1 PCI Implementation Notes

- If a PC104-Plus connector is used, the same signals are attached to the connector but the pin numbers differ because of the different connector type. See the PC/104 Bus Version 2.3, June 1996, PC/104 Consortium (www.pc104.org) for details.
- A PCI device implemented directly on the baseboard uses a subset of the signals shown on the slot connector. Some pins on the slot connector are used for slot and PCI card management functions and are not necessary for the operation of the PCI device itself. An individual PCI device will not have pins REQ64, ACK64, M66EN, PRSNT1, PRSNT2, SDONE, SBO#, or the reserved pins.
- Most devices do not implement the test pins TCK, TDO, TDI, TMS, and TRST.
- Most PCI devices use INTA# only and do not have a connection for INTB#, INTC# or INTD#. However, the INTA# pin of the device should not necessarily be connected to the ETX® INTA# signal. See the following interrupt section for details.

3.3.2 Differences Among PCI Slots

Most PCI signals are connected in parallel to all the slots (or devices). The exceptions are the following pins from each slot or device:

- IDSEL – Connected (through resistor) to a different AD line for each slot.
- CLK – Connected to a different ETX® PCI clock signal for each slot.
- INTA# - Connected to a different ETX® interrupt signal for each slot.
- REQ# - Connected to a different ETX® request signal for each slot, if used.
- GNT# - Connected to a different ETX® grant signal for each slot, if used.

Each signal connects differently for each of the four possible slots or devices as summarized in the following PCI Slots/Devices table:

<p>| Note: The naming convention of the PCI interrupt signal and the interrupt pin on the PCI slot/device is the same. Pay attention to the routing of these signals. Check the example below for a better understanding. |</p>
<table>
<thead>
<tr>
<th>Signal from ETX®</th>
<th>PCI Slot or PCI Device 1</th>
<th>PCI Slot or PCI Device 2</th>
<th>PCI Slot or PCI Device 3</th>
<th>PCI Slot or PCI Device 4</th>
</tr>
</thead>
<tbody>
<tr>
<td>Signal AD19 (X1 Pin 73)</td>
<td>Pin Name IDSEL (Pin A26 on PCI Slot)</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>Signal AD20 (X1 Pin 75)</td>
<td>-</td>
<td>Pin Name IDSEL (Pin A26 on PCI Slot)</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>Signal AD21 (X1 Pin 78)</td>
<td>-</td>
<td>-</td>
<td>Pin Name IDSEL (Pin A26 on PCI Slot)</td>
<td>-</td>
</tr>
<tr>
<td>Signal AD22 (X1 Pin 77)</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>Pin Name IDSEL (Pin A26 on PCI Slot)</td>
</tr>
<tr>
<td>Signal INTA# (X1 Pin 97)</td>
<td>Pin Name INTA# (Pin A6 on PCI Slot)</td>
<td>Pin Name INTD# * (Pin B8 on PCI Slot)</td>
<td>Pin Name INTC# * (Pin A7 on PCI Slot)</td>
<td>Pin Name INTB# * (Pin B7 on PCI Slot)</td>
</tr>
<tr>
<td>Signal INTB# (X1 Pin 98)</td>
<td>Pin Name INTB# * (Pin B8 on PCI Slot)</td>
<td>Pin Name INTA# (Pin A6 on PCI Slot)</td>
<td>Pin Name INTD# * (Pin B8 on PCI Slot)</td>
<td>Pin Name INTC# * (Pin A7 on PCI Slot)</td>
</tr>
<tr>
<td>Signal INTC# (X1 Pin 95)</td>
<td>Pin Name INTC# * (Pin A7 on PCI Slot)</td>
<td>Pin Name INTB# * (Pin B7 on PCI Slot)</td>
<td>Pin Name INTA# (Pin A6 on PCI Slot)</td>
<td>Pin Name INTD# * (Pin B8 on PCI Slot)</td>
</tr>
<tr>
<td>Signal INTD# (X1 Pin 96)</td>
<td>Pin Name INTD# * (Pin B8 on PCI Slot)</td>
<td>Pin Name INTC# * (Pin A7 on PCI Slot)</td>
<td>Pin Name INTB# * (Pin B7 on PCI Slot)</td>
<td>Pin Name INTA# (Pin A6 on PCI Slot)</td>
</tr>
</tbody>
</table>

Note: *Multifunction PCI devices require that this pin be connected.
Example: Using 4 PCI Slots on the Backplane

![Figure 3 - PCI interrupt routing](image)

IDSEL

- Connect each slot or device IDSEL pin to an appropriate AD line via a 22-Ohm resistor.

PCICLK

- The trace length for all PCI clocks should be matched and controlled. PCI clock routes should be separated as far from other signal traces as possible.
- PCI clock signals should be routed as controlled-impedance traces, with trace impedance in the 60–70 Ohm range.
- Only one PCI device or slot should be driven from each ETX® PCI clock output.
- The PCICLK signal that comes from the ETX® module is timed for an external trace delay of 1300pS from the ETX® output pin to the PCI device’s clock pin.
- The trace length from the ETX® clock pin to a PCI device on the baseboard should be about 8.7 inches (if a typical figure for baseboard PCB propagation delay of 150pS per inch is used). If a more accurate value is available for PCB propagation delay, it should be used in place of the 150pS/inch rule-of-thumb to calculate clock-trace lengths.
- The clock trace from the ETX® module pin to a slot connector clock pin should be about 2.5 inches shorter than the length to a device pin because PCI cards are specified to have 2.5 inches of onboard clock trace length from the connector pin to the device clock pin.
PC104-Plus implementations also assume 2.5 inches of trace length on each module. In addition, further shorten clock routes for specific slot positions to account for varying stack positions of the PC104-Plus modules. See the PC104-Plus Specification for details.

**INT**

- Most PCI devices implement only one interrupt, which is output on the INTA# pin. This should be connected to the INT inputs on the ETX® module as per the table. For multifunction devices, connect the additional interrupt outputs as per the table.
- PCI card slots or PC104-Plus implementations must have all four interrupt lines connected to each slot as per the table. Note that the interrupt wiring rotates for different slot positions.
- PCI specifications require that PCI devices be capable of interrupt sharing. Interrupts are typically shared in PCI systems that have more than four interrupt-generating devices. The purpose of the assignment scheme shown in the table is to distribute the devices as evenly as possible over the four PCI interrupt lines.

**REQ/GNT**

- These signals are used only by bus-mastering PCI devices. Most ETX® modules do not have enough REQ/GNT pairs available to support a bus-mastering device at every slot position. Refer to the individual ETX® user’s guide for details.
- If there are less than four REQ/GNT pairs available for external devices, they will be assigned starting with the REQ0#/GNT0# pair. Therefore, external bus-mastering devices should be placed in the lowest numbered slot positions and non-bus mastering devices should be placed in the highest-numbered slot positions.
3.4 Universal Serial Bus (USB)

3.4.1 USB Port 0 and 1

The TPS2042 chip shown provides overcurrent protection for each USB port. Either or both of the OC# outputs may be connected as desired so that software running on the ETX® module can sense an overcurrent condition on one or both USB ports.

Figure 4 – USB Port 0 & 1
3.4.2 USB Ports 2 and 3

Figure 5 - USB Port 2 & 3

The TPS2042 chip provides overcurrent protection for each USB port. You can connect either or both OC# outputs so that software running on the ETX® module can sense an overcurrent condition on one or both USB ports.
3.4.3 USB Implementation Notes

- The USB data pairs (USB0 and US0#) should be routed on the baseboard as differential pairs, with a differential impedance of 90 Ohms. PCB layout software usually allows determining the correct trace width and spacing to achieve this impedance, after the PCB stackup configuration is known.

- As per usual differential pair routing practices, the two traces of each USB pair should be matched in length and kept at uniform spacing. Sharp corners should be avoided. At the ETX® module and connector ends of the routes, loop areas should be minimized.

- USB data pairs should be routed as far from other signals as possible.

- Overcurrent protection on external USB power lines is required to prevent faults in external USB devices or cables from causing hardware damage and/or crashing the system. Note that overcurrent protection devices typically allow relatively high currents to flow for brief periods before the current is limited or interrupted. The system power supply must be able to provide these high currents while maintaining output regulation, or else the ETX® module or other system components may malfunction.

- You can “hot plug” USB devices. In fact, this is one of the virtues of USB relative to most other PC interfaces. The design of the USB power-decoupling network must absorb the momentary current surge from hot-plugging an unpowered device. This is the reason for the large capacitance values of C10 and C11 in the reference schematic. Reducing these values is not recommended.

- ETX® modules vary in the number of USB ports that are implemented. Two ports are typical. Some ETX® modules implement three or four ports. If the application needs more than two USB ports, a low-cost USB hub IC can be integrated onto the baseboard and connected to the USB0 or USB1 ports on the ETX® module. This provides a larger number of USB ports regardless of which ETX® module is in use.

- Some USB designs will need additional ESD or EMI suppression components on the USB data lines. These are most effective when they are placed near the external USB connector and grounded to a low-impedance ground plane.
Figure 6 - USB ESD measures

We recommend mounting right near the USB connector a USB TVS device to avoid ESD disturbances. Possible devices are e.g. Philips IP4220CZ6 or Semtech SRV05-4
3.4.4 USB Signal Integrity

When ETX was specified the first time it was in 1999 when only USB 1.1 LowSpeed/FullSpeed was available. The pinning of USB on the ETX connectors was quite uncritical and therefore it was done like that on X1.

The differential pair signals of each USB line are separated and routed to pins of connector X1 which are not close to each other. The effect could be that the signal integrity is disturbed, the longer the separated way of signal trace is. Therefore the high ETX baseboard connectors (Hirose FX8C-100S-SV5) might create more problems than low ones regarding USB 2.0 HighSpeed.
3.5 Audio Circuits

The top section of Figure 7 shows one possible audio amplifier circuit for use with an ETX® module. This circuit uses a low-cost DIP amplifier made by Texas Instruments and Philips. This circuit requires a 12-volt supply.

Figure 7 – Audio Circuits
Many other audio amplifier IC’s exist. Some circuits can operate from lower supply voltages and/or do not require output capacitors. Representative manufacturers of such amplifiers are National Semiconductor and Texas Instruments.

The lower section of Figure 5 shows ETX® connections that implement microphone, line in, and line out functions using standard 3.5mm phone jacks.

### 3.5.1 Audio Implementation Notes

- All audio circuits require careful PCB layout and grounding to avoid picking up digital noise on audio-signal lines. The X1 connector has an audio ground pin (ASGND, pin 48) that should be connected to an analog ground plane underneath the audio amplifier circuits or the audio input/output jacks. This plane should be isolated from the ground plane that is used for digital circuitry. Rout audio signals over the analog ground plane wherever possible and keep them as far away as possible from digital signals.

- The AUX (line in) and SND (line out) signals are AC-coupled and have a maximum signal level of approximately 1V P-P. The line outputs are capable of driving a 5K Ohm load. Audio sources connected to line inputs should also be capable of driving a 5K Ohm load.

- The MIC (microphone input) is intended for a monaural electret microphone. In addition to the audio signal, this input carries a DC voltage of approximately 2.5V, which is sourced from 5K Ohm effective impedance. Many microphones use this DC voltage as a power source.

- Some ETX® modules provide an option for selecting additional preamplifier gain on the microphone input, while others provide only a single microphone gain setting. Designers should consider this in designing baseboards for microphone applications that are intended to work with different ETX® modules.

- For applications that require a stereo microphone or higher quality microphone audio, an external microphone preamplifier should be implemented on the baseboard and connected to the AUXAL/AUXAR inputs.

- If the AUXAL/AUXAR inputs are connected to the audio output from a CD-ROM drive, shielded cables should be used. The audio grounds from the CD-ROM audio cable should be connected to ASGND rather than to digital ground to minimize noise.
4 Connector X2

4.1 ETX® Connector X2 Schematic

Figure 8 – ETX® Connector X2 Schematic
4.2 **ETX® Connector X2 Pinout**

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal</th>
<th>Pin</th>
<th>Signal</th>
<th>Pin</th>
<th>Signal</th>
<th>Pin</th>
<th>Signal</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>GND</td>
<td>2</td>
<td>GND</td>
<td>51</td>
<td>VCC</td>
<td>52</td>
<td>VCC</td>
</tr>
<tr>
<td>3</td>
<td>SD14</td>
<td>4</td>
<td>SD15</td>
<td>53</td>
<td>SA6</td>
<td>54</td>
<td>VCC</td>
</tr>
<tr>
<td>5</td>
<td>SD13</td>
<td>6</td>
<td>MASTER#</td>
<td>55</td>
<td>SA7</td>
<td>56</td>
<td>IRQ6</td>
</tr>
<tr>
<td>7</td>
<td>SD12</td>
<td>8</td>
<td>DREQ7</td>
<td>57</td>
<td>SA8</td>
<td>58</td>
<td>IRQ7</td>
</tr>
<tr>
<td>9</td>
<td>SD11</td>
<td>10</td>
<td>DACK7#</td>
<td>59</td>
<td>SA9</td>
<td>60</td>
<td>SYSCLK</td>
</tr>
<tr>
<td>11</td>
<td>SD10</td>
<td>12</td>
<td>DREQ6</td>
<td>61</td>
<td>SA10</td>
<td>62</td>
<td>REFSH#</td>
</tr>
<tr>
<td>13</td>
<td>SD9</td>
<td>14</td>
<td>DACK6#</td>
<td>63</td>
<td>SA11</td>
<td>64</td>
<td>DREQ1</td>
</tr>
<tr>
<td>15</td>
<td>SD8</td>
<td>16</td>
<td>DREQ5</td>
<td>65</td>
<td>SA12</td>
<td>66</td>
<td>DACK1#</td>
</tr>
<tr>
<td>17</td>
<td>MEMW#</td>
<td>18</td>
<td>DACK5#</td>
<td>67</td>
<td>GND</td>
<td>68</td>
<td>GND</td>
</tr>
<tr>
<td>19</td>
<td>MEMR#</td>
<td>20</td>
<td>DREQ0</td>
<td>69</td>
<td>SA13</td>
<td>70</td>
<td>DREQ3</td>
</tr>
<tr>
<td>21</td>
<td>LA17</td>
<td>22</td>
<td>DACK0#</td>
<td>71</td>
<td>SA14</td>
<td>72</td>
<td>DACK3#</td>
</tr>
<tr>
<td>23</td>
<td>LA18</td>
<td>24</td>
<td>IRQ14</td>
<td>73</td>
<td>SA15</td>
<td>74</td>
<td>IOR#</td>
</tr>
<tr>
<td>25</td>
<td>LA19</td>
<td>26</td>
<td>IRQ15</td>
<td>75</td>
<td>SA16</td>
<td>76</td>
<td>IOW#</td>
</tr>
<tr>
<td>27</td>
<td>LA20</td>
<td>28</td>
<td>IRQ12</td>
<td>77</td>
<td>SA18</td>
<td>78</td>
<td>SA17</td>
</tr>
<tr>
<td>29</td>
<td>LA21</td>
<td>30</td>
<td>IRQ11</td>
<td>79</td>
<td>SA19</td>
<td>80</td>
<td>SMEMR#</td>
</tr>
<tr>
<td>31</td>
<td>LA22</td>
<td>32</td>
<td>IRQ10</td>
<td>81</td>
<td>IOCHRDY</td>
<td>82</td>
<td>AEN</td>
</tr>
<tr>
<td>33</td>
<td>LA23</td>
<td>34</td>
<td>IO16#</td>
<td>83</td>
<td>VCC</td>
<td>84</td>
<td>VCC</td>
</tr>
<tr>
<td>35</td>
<td>GND</td>
<td>36</td>
<td>GND</td>
<td>85</td>
<td>SD0</td>
<td>86</td>
<td>SMEMW#</td>
</tr>
<tr>
<td>37</td>
<td>SBHE#</td>
<td>38</td>
<td>M16#</td>
<td>87</td>
<td>SD2</td>
<td>88</td>
<td>SD1</td>
</tr>
<tr>
<td>39</td>
<td>SA0</td>
<td>40</td>
<td>OSC</td>
<td>89</td>
<td>SD3</td>
<td>90</td>
<td>NOWS#</td>
</tr>
<tr>
<td>41</td>
<td>SA1</td>
<td>42</td>
<td>BALE</td>
<td>91</td>
<td>DREQ2</td>
<td>92</td>
<td>SD4</td>
</tr>
<tr>
<td>43</td>
<td>SA2</td>
<td>44</td>
<td>TC</td>
<td>93</td>
<td>SD5</td>
<td>94</td>
<td>IRQ9</td>
</tr>
<tr>
<td>45</td>
<td>SA3</td>
<td>46</td>
<td>DACK2#</td>
<td>95</td>
<td>SD6</td>
<td>96</td>
<td>SD7</td>
</tr>
<tr>
<td>47</td>
<td>SA4</td>
<td>48</td>
<td>IRQ3</td>
<td>97</td>
<td>IOCHK#</td>
<td>98</td>
<td>RSTDRV</td>
</tr>
<tr>
<td>49</td>
<td>SA5</td>
<td>50</td>
<td>IRQ4</td>
<td>99</td>
<td>GND</td>
<td>100</td>
<td>GND</td>
</tr>
</tbody>
</table>

Signal names in the table can differ slightly from those in the schematic. For example, SD[12] in the schematic is shown as SD12 in the pinout table and in the ETX® Specification. These differences reflect the conventions used by the program used to produce these schematics.
4.3 Industry Standard Architecture (ISA) Bus Slot

Figure 9 – 16-Bit ISA Bus Slot Connector

Figure 9 shows a 16-bit ISA bus connector. Additional ISA bus devices or connectors can be wired in parallel with the connector shown.
4.3.1 ISA Implementation Notes

- The wiring of PC104 connectors is very similar to the wiring of this slot connector, but the pin-numbering scheme is slightly different because PC104 uses a pin-and-socket connector rather than a card-edge connector. See the PC104 specification for details.

- Eight-bit ISA devices will not need the signals on the lower part of the connector (the C and D pin numbers), but the additional interrupts and DMA channels available on this part of the connector will make system configuration more flexible.

- Many ISA devices already contain a plug-and-play matrix that allows routing internal interrupt or DMA requests to most of the possible destinations on the ISA bus. For simpler devices, which do not implement internal interrupt and DMA routing, it is often worthwhile to provide jumper blocks or resistor options. These mechanical switching arrangements allow changing the device’s interrupt and DMA assignments in case a resource conflict arises later in the development of the system.

- ISA devices generally are not able to share interrupts. Because of this, ISA device drivers are rarely written with interrupt sharing in mind. Systems with many ISA devices tend to run out of interrupt lines. Solving this problem can require specialized software and hardware.

ISA vs. Other Buses

Personal computer manufacturers are eliminating the ISA bus from new products. Although this action will not have an immediate impact on embedded applications, there is a clear trend to migrate ISA bus functions to the PCI bus or to other interfaces such as USB.

These newer interfaces are more efficient than the ISA bus and easier for operating systems to manage. They also have fewer resource limitations. Designers should consider PCI and USB as alternatives to new ISA bus implementations, or as an eventual upgrade path from ISA designs.
5 Connector X3

5.1 ETX® Connector X3 Schematic

Figure 10 – ETX® Connector X3 Schematic
5.2 ETX® Connector X3 Pinout

ETX® modules can implement either an LVDS flat-panel interface or a parallel digital flat-panel interface. Alternative pinouts for the two interfaces are shown in the tables below. The left table shows the standard functions of the pins that support an LVDS flat-panel interface. The right table shows the alternate function pinout to support a parallel interface to the display.

The parallel flat-panel interface is not a standard ETX® feature. Refer to the individual ETX® user’s guide to determine if this flat-panel interface is available.

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal</th>
<th>Pin</th>
<th>Signal</th>
<th>Pin</th>
<th>Signal</th>
<th>Pin</th>
<th>Signal</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>GND</td>
<td>2</td>
<td>GND</td>
<td>1</td>
<td>GND</td>
<td>2</td>
<td>GND</td>
</tr>
<tr>
<td>3</td>
<td>R</td>
<td>4</td>
<td>B</td>
<td>3</td>
<td>R</td>
<td>4</td>
<td>B</td>
</tr>
<tr>
<td>5</td>
<td>HSY</td>
<td>6</td>
<td>G</td>
<td>5</td>
<td>HSY</td>
<td>6</td>
<td>G</td>
</tr>
<tr>
<td>7</td>
<td>VSY</td>
<td>8</td>
<td>DDCK</td>
<td>7</td>
<td>VSY</td>
<td>8</td>
<td>DDCK</td>
</tr>
<tr>
<td>9</td>
<td>DETECT#</td>
<td>10</td>
<td>DDDA</td>
<td>9</td>
<td>DETECT#</td>
<td>10</td>
<td>DDDA</td>
</tr>
<tr>
<td>11</td>
<td>LCDDO16</td>
<td>12</td>
<td>LCDDO18</td>
<td>11</td>
<td>B4</td>
<td>12</td>
<td>SHFCLK</td>
</tr>
<tr>
<td>13</td>
<td>LCDDO17</td>
<td>14</td>
<td>LCDDO19</td>
<td>13</td>
<td>B5</td>
<td>14</td>
<td>EN</td>
</tr>
<tr>
<td>15</td>
<td>GND</td>
<td>16</td>
<td>GND</td>
<td>15</td>
<td>GND</td>
<td>16</td>
<td>GND</td>
</tr>
<tr>
<td>17</td>
<td>LCDDO13</td>
<td>18</td>
<td>LCDDO15</td>
<td>17</td>
<td>B1</td>
<td>18</td>
<td>B3</td>
</tr>
<tr>
<td>19</td>
<td>LCDDO12</td>
<td>20</td>
<td>LCDDO14</td>
<td>19</td>
<td>B0</td>
<td>20</td>
<td>B2</td>
</tr>
<tr>
<td>21</td>
<td>GND</td>
<td>22</td>
<td>GND</td>
<td>21</td>
<td>GND</td>
<td>22</td>
<td>GND</td>
</tr>
<tr>
<td>23</td>
<td>LCDDO8</td>
<td>24</td>
<td>LCDDO11</td>
<td>23</td>
<td>G2</td>
<td>24</td>
<td>G5</td>
</tr>
<tr>
<td>25</td>
<td>LCDDO9</td>
<td>26</td>
<td>LCDDO10</td>
<td>25</td>
<td>G3</td>
<td>26</td>
<td>G4</td>
</tr>
<tr>
<td>27</td>
<td>GND</td>
<td>28</td>
<td>GND</td>
<td>27</td>
<td>GND</td>
<td>28</td>
<td>GND</td>
</tr>
<tr>
<td>29</td>
<td>LCDDO4</td>
<td>30</td>
<td>LCDDO7</td>
<td>29</td>
<td>R4</td>
<td>30</td>
<td>G1</td>
</tr>
<tr>
<td>31</td>
<td>LCDDO5</td>
<td>32</td>
<td>LCDDO6</td>
<td>31</td>
<td>R5</td>
<td>32</td>
<td>G0</td>
</tr>
<tr>
<td>33</td>
<td>GND</td>
<td>34</td>
<td>GND</td>
<td>33</td>
<td>GND</td>
<td>34</td>
<td>GND</td>
</tr>
<tr>
<td>35</td>
<td>LCDDO1</td>
<td>36</td>
<td>LCDDO3</td>
<td>35</td>
<td>R1</td>
<td>36</td>
<td>R3</td>
</tr>
<tr>
<td>37</td>
<td>LCDDO0</td>
<td>38</td>
<td>LCDDO2</td>
<td>37</td>
<td>R0</td>
<td>38</td>
<td>R2</td>
</tr>
<tr>
<td>39</td>
<td>VCC</td>
<td>40</td>
<td>VCC</td>
<td>39</td>
<td>VCC</td>
<td>40</td>
<td>VCC</td>
</tr>
<tr>
<td>41</td>
<td>JILI_DAT</td>
<td>42</td>
<td>LTGIO0</td>
<td>41</td>
<td>JILI_DAT</td>
<td>42</td>
<td>VSYNC</td>
</tr>
<tr>
<td>43</td>
<td>JILI_CLK</td>
<td>44</td>
<td>BLON#</td>
<td>43</td>
<td>JILI_CLK</td>
<td>44</td>
<td>BLON#</td>
</tr>
<tr>
<td>45</td>
<td>BIASON</td>
<td>46</td>
<td>DIGON</td>
<td>45</td>
<td>HSYNC</td>
<td>46</td>
<td>DIGON</td>
</tr>
<tr>
<td>47</td>
<td>COMP</td>
<td>48</td>
<td>Y</td>
<td>47</td>
<td>COMP</td>
<td>48</td>
<td>Y</td>
</tr>
<tr>
<td>49</td>
<td>SYNC</td>
<td>50</td>
<td>C</td>
<td>49</td>
<td>SYNC</td>
<td>50</td>
<td>C</td>
</tr>
</tbody>
</table>

Pin functions for the shaded pins differ between the two types of flat-panel interfaces. The unshaded pins have identical functions regardless of the interface type.

Signal names in these tables can differ slightly from those in the schematic. For example, LCDDO[16] in the schematic is shown as LCDDO16 in the pinout table and in the ETX® Specification. The differences reflect the conventions used by the schematic capture program used to produce these schematics.

You can configure ETX® parallel-port interfaces either as a conventional PC parallel port or as an interface to a floppy disk drive. Alternative pinouts for the two interfaces are shown in the tables below. The left table shows the standard functions of the pins that support a conventional PC parallel port. The right table shows the alternate function pinout that supports the floppy disk drive interface.
<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal</th>
<th>Pin</th>
<th>Signal</th>
<th>Pin</th>
<th>Signal</th>
<th>Pin</th>
<th>Signal</th>
</tr>
</thead>
<tbody>
<tr>
<td>51</td>
<td>LPT/FLPY#</td>
<td>52</td>
<td>RESERVED</td>
<td>51</td>
<td>LPT/FLPY#</td>
<td>52</td>
<td>RESERVED</td>
</tr>
<tr>
<td>53</td>
<td>VCC</td>
<td>54</td>
<td>GND</td>
<td>53</td>
<td>VCC</td>
<td>54</td>
<td>GND</td>
</tr>
<tr>
<td>55</td>
<td>STB#</td>
<td>56</td>
<td>AFD#</td>
<td>55</td>
<td>RESERVED</td>
<td>56</td>
<td>DENSEL</td>
</tr>
<tr>
<td>57</td>
<td>RESERVED</td>
<td>58</td>
<td>PD7</td>
<td>57</td>
<td>RESERVED</td>
<td>58</td>
<td>RESERVED</td>
</tr>
<tr>
<td>59</td>
<td>IRRX</td>
<td>60</td>
<td>ERR#</td>
<td>59</td>
<td>IRRX</td>
<td>60</td>
<td>HDSEL#</td>
</tr>
<tr>
<td>61</td>
<td>IRTX</td>
<td>62</td>
<td>PD6</td>
<td>61</td>
<td>IRTX</td>
<td>62</td>
<td>RESERVED</td>
</tr>
<tr>
<td>63</td>
<td>RXD2</td>
<td>64</td>
<td>INIT#</td>
<td>63</td>
<td>RXD2</td>
<td>64</td>
<td>DIR#</td>
</tr>
<tr>
<td>65</td>
<td>GND</td>
<td>66</td>
<td>GND</td>
<td>65</td>
<td>GND</td>
<td>66</td>
<td>GND</td>
</tr>
<tr>
<td>67</td>
<td>RTS2#</td>
<td>68</td>
<td>PD5</td>
<td>67</td>
<td>RTS2#</td>
<td>68</td>
<td>RESERVED</td>
</tr>
<tr>
<td>69</td>
<td>DTR2#</td>
<td>70</td>
<td>SLIN#</td>
<td>69</td>
<td>DTR2#</td>
<td>70</td>
<td>STEP#</td>
</tr>
<tr>
<td>71</td>
<td>DCD2#</td>
<td>72</td>
<td>PD4</td>
<td>71</td>
<td>DCD2#</td>
<td>72</td>
<td>DSKCHG#</td>
</tr>
<tr>
<td>73</td>
<td>DSR2#</td>
<td>74</td>
<td>PD3</td>
<td>73</td>
<td>DSR2#</td>
<td>74</td>
<td>RDATA#</td>
</tr>
<tr>
<td>75</td>
<td>CTS2#</td>
<td>76</td>
<td>PD2</td>
<td>75</td>
<td>CTS2#</td>
<td>76</td>
<td>WP#</td>
</tr>
<tr>
<td>77</td>
<td>TXD2</td>
<td>78</td>
<td>PD1</td>
<td>77</td>
<td>TXD2</td>
<td>78</td>
<td>TRK0#</td>
</tr>
<tr>
<td>79</td>
<td>R12#</td>
<td>80</td>
<td>PD0</td>
<td>79</td>
<td>R12#</td>
<td>80</td>
<td>INDEX#</td>
</tr>
<tr>
<td>81</td>
<td>VCC</td>
<td>82</td>
<td>VCC</td>
<td>81</td>
<td>VCC</td>
<td>82</td>
<td>VCC</td>
</tr>
<tr>
<td>83</td>
<td>RXD1</td>
<td>84</td>
<td>ACK#</td>
<td>83</td>
<td>RXD1</td>
<td>84</td>
<td>DRV</td>
</tr>
<tr>
<td>85</td>
<td>RTS1#</td>
<td>86</td>
<td>BUSY</td>
<td>85</td>
<td>RTS1#</td>
<td>86</td>
<td>MOT</td>
</tr>
<tr>
<td>87</td>
<td>DTR1#</td>
<td>88</td>
<td>PE</td>
<td>87</td>
<td>DTR1#</td>
<td>88</td>
<td>WDATA#</td>
</tr>
<tr>
<td>89</td>
<td>DCD1#</td>
<td>90</td>
<td>SLCT#</td>
<td>89</td>
<td>DCD1#</td>
<td>90</td>
<td>WGATE#</td>
</tr>
<tr>
<td>91</td>
<td>DSR1#</td>
<td>92</td>
<td>MSCLK</td>
<td>91</td>
<td>DSR1#</td>
<td>92</td>
<td>MSCLK</td>
</tr>
<tr>
<td>93</td>
<td>CTS1#</td>
<td>94</td>
<td>MSDAT</td>
<td>93</td>
<td>CTS1#</td>
<td>94</td>
<td>MSDAT</td>
</tr>
<tr>
<td>95</td>
<td>TXD1</td>
<td>96</td>
<td>KBCLK</td>
<td>95</td>
<td>TXD1</td>
<td>96</td>
<td>KBCLK</td>
</tr>
<tr>
<td>97</td>
<td>R11#</td>
<td>98</td>
<td>KBDAT</td>
<td>97</td>
<td>R11#</td>
<td>98</td>
<td>KBDAT</td>
</tr>
<tr>
<td>99</td>
<td>GND</td>
<td>100</td>
<td>GND</td>
<td>99</td>
<td>GND</td>
<td>100</td>
<td>GND</td>
</tr>
</tbody>
</table>

Pin functions for the shaded pins differ between the parallel port and floppy modes. The unshaded pins have identical functions regardless of the interface type.

You can select the operating mode by from the BIOS settings or by the hardware mode select pin, X3-51. If pin X3-51 (LPT/FLPY#) is grounded at boot time, the floppy support mode is selected. If this pin is left floating or is held high, parallel port mode is selected.

Mode selection is determined at boot time. It cannot be changed until the next boot cycle.
5.3 Analog Video (VGA) Output

Figure 11 – VGA Output Connector and Circuitry

Figure 11 shows analog video (VGA) output using a standard high-density DB-15 connector.
5.3.1 VGA Implementation Notes

- VESA standards require the DDC_PWR line. However, it is frequently not needed in embedded applications that use an internal VGA monitor because the monitor does not support the DDC standard. In this case, the associated parts can be omitted.
- Embedded designs also cannot use the DDCK or DDDA lines, which are used for “plug and play,” monitor-type detection when standard monitors are attached.

5.4 Flat Panel LVDS Interface / JILI Standard

Low Voltage Differential Signaling (LVDS) flat-panel output is the standard interface method for connecting ETX® modules to flat-panel displays.

5.4.1 LVDS Advantages

LVDS has several advantages over traditional parallel-display interfaces, including:

- LVDS is implemented in a similar way by many different graphics chip vendors. This makes the display interfaces for ETX® modules very similar despite the fact that varying graphics controllers are used on different module designs. For relatively basic display interfaces, such as a single channel, 12- or 18-bit TFT panel, the LVDS interface will be identical on most ETX® modules.
- LVDS drives long display cables with good performance and much lower EMI. Embedded applications often require display cables longer than is practical with direct parallel data interfaces. Parallel display cables also are frequently a major source of EMI qualification headaches because of a large number of wires that are driven at high frequencies.
- LVDS reduces the number of wires needed in display cables because each LVDS signal pair carries numerous panel signals. Because LVDS is a true differential system, large numbers of ground wires are not needed for signal integrity and EMI minimization. Connector costs and power consumption also are usually lower than with direct parallel wiring.

5.4.2 LVDS Routing and Wiring Considerations

Consider the following when routing LVDS signals on PC boards or sending LVDS signals over cables:

- The two signals in each LVDS pair (for example, Channel 1 TXOUT0# and Channel 1 TXOUT0) should be routed together as a differential pair, with a differential impedance of 100 Ohms. Most PCB layout software allows determining the correct trace width and spacing to achieve this impedance after the PCB stackup is known.
- Maintain as much separation as possible between the signal pair and other pairs or traces. In PCB routing, the length of both traces in the same pair should be matched as closely as possible. All LVDS pairs also should be matched in length in their route from the ETX® module to a connector. This may require indirect routing of some pairs.
It is highly recommended that LVDS cables be of twisted-pair construction to take maximum advantage of the differential signal transmission. In cables that use twisted pair wiring, the two signals in each LVDS differential pair must be assigned to the two wires in the same twisted pair.

If flat-ribbon cables are used, the signals in each LVDS differential pair should be assigned to adjacent conductors in the cable. Pairs should be separated from other pairs by one or more ground lines. Flat cables are not recommended for long cable runs.

The lengths of all LVDS pairs in a cable should be matched as closely as possible.

Cable impedances in the 100-150 Ohm range are expected. For different cable impedance, it may be possible to adjust the LVDS terminating resistors on the receiver board in order to obtain optimum performance.

5.4.3 LVDS Variations

Although the LVDS interface is standardized for the most common panel types, ETX® modules differ in their support for panels with dual channel or 24 bit interfaces and for STN (passive) panels. Refer to the individual ETX® user’s guide to determine which displays are supported. Differences that can occur are:

- Some of the 10 possible LVDS signal pairs are not implemented on some ETX® modules. For example, a module that supports only single-channel, 12- or 18-bit TFT panels will use only four of the signal pairs.
- Different connector and cabling arrangements may be needed for each flat-panel model, even if they all use the same signals. Even similar displays from the same manufacturer may use different connectors, or use the same connector with different pinouts.
- Video BIOS changes may be needed when changing flat-panel models because different models may require different dot clock frequencies or different sync rates.

5.4.4 JILI Flat Panel Interface Standard

Kontron has addressed the variations in flat-panel interface details by implementing a standardized LVDS flat-panel interface arrangement called JUMPtec Intelligent LVDS Interface (JILI). ETX® customers are encouraged to use this arrangement for flat-panel interfaces.

The JILI interface consists of three components:

- A baseboard connector. This is a 40-pin, flat-foil connector. It is always wired in the same way, regardless of the flat-panel type.
- A 40-pin, flat-foil cable (essentially a single-sided flex circuit with 40 conductors), which connects the baseboard to the receiver board below. This cable carries power for the panel as well as the LVDS signals.
A small receiver PCB that is designed for use with a specific flat panel and mounts on or near the flat-panel display. For a parallel-interface panel, this PCB contains an LVDS receiver chip.

The LVDS receiver board converts the incoming LVDS data to parallel form and outputs the data to the panel through a connector designed to match the panel pinout.

The receiver board also contains an onboard serial EEPROM programmed with the panel timing parameters. In operation, the video BIOS code in the ETX® module reads the timing parameters from the EEPROM on the receiver board and sets the panel timing accordingly. This adapts the ETX® module to a new panel type without reprogramming the video BIOS. It is possible to change flat-panel types by changing only the panel itself and its receiver board. The rest of the flat-panel interface remains unchanged.

Refer to the Kontron Embedded Modules’ JILI Specification for further descriptions of the JILI interface and the pixel mapping for its various operating modes.

5.4.5  **JILI Baseboard Connector Schematic**

![Figure 12 - JILI Connector for Flat Panel LVDS Interface](image-url)
5.4.6 LVDS Signal Mapping on JILI Connector Pins

<table>
<thead>
<tr>
<th>Pin Name</th>
<th>Channel/Signal</th>
</tr>
</thead>
<tbody>
<tr>
<td>LCDDO[0]</td>
<td>Channel 1 TXOUT0#</td>
</tr>
<tr>
<td>LCDDO[1]</td>
<td>Channel 1 TXOUT0</td>
</tr>
<tr>
<td>LCDDO[2]</td>
<td>Channel 1 TXOUT1#</td>
</tr>
<tr>
<td>LCDDO[3]</td>
<td>Channel 1 TXOUT1</td>
</tr>
<tr>
<td>LCDDO[4]</td>
<td>Channel 1 TXOUT2#</td>
</tr>
<tr>
<td>LCDDO[5]</td>
<td>Channel 1 TXOUT2</td>
</tr>
<tr>
<td>LCDDO[6]</td>
<td>Channel 1 TXCLK#</td>
</tr>
<tr>
<td>LCDDO[7]</td>
<td>Channel 1 TXCLK</td>
</tr>
<tr>
<td>LCDDO[8]</td>
<td>Channel 1 TXOUT3#</td>
</tr>
<tr>
<td>LCDDO[9]</td>
<td>Channel 1 TXOUT3</td>
</tr>
<tr>
<td>LCDDO[10]</td>
<td>Channel 2 TXOUT0#</td>
</tr>
<tr>
<td>LCDDO[11]</td>
<td>Channel 2 TXOUT0</td>
</tr>
<tr>
<td>LCDDO[12]</td>
<td>Channel 2 TXOUT1#</td>
</tr>
<tr>
<td>LCDDO[13]</td>
<td>Channel 2 TXOUT1</td>
</tr>
<tr>
<td>LCDDO[14]</td>
<td>Channel 2 TXOUT2#</td>
</tr>
<tr>
<td>LCDDO[15]</td>
<td>Channel 2 TXOUT2</td>
</tr>
<tr>
<td>LCDDO[16]</td>
<td>Channel 2 TXCLK#</td>
</tr>
<tr>
<td>LCDDO[17]</td>
<td>Channel 2 TXCLK</td>
</tr>
<tr>
<td>LCDDO[18]</td>
<td>Channel 2 TXOUT3#</td>
</tr>
<tr>
<td>LCDDO[19]</td>
<td>Channel 2 TXOUT3</td>
</tr>
</tbody>
</table>

5.4.7 JILI Implementation Notes

- Kontron Embedded Modules offers receiver boards for common flat-panel types. It is relatively simple to design a receiver board for a new panel type because of the small size of the board and the small number of components involved. The simplicity of the receiver circuitry also allows receiver boards to be implemented in alternative form factors for optimum integration into a package design.

- When the application uses an LVDS panel, a LVDS receiver chip is not necessary. However, typically a transition board is mechanically necessary to route the signals from the connector on the LVDS panel to the different connector used for system display cabling. This PCB also can carry a serial EEPROM to implement the JILI automatic display configuration features.

- The JILI concept is useful even if the flat-foil connectors are not suitable for a particular application. The designer can choose any suitable LVDS connector and cabling arrangement, as long as the LVDS cable carries the standard set of JILI signals and the panel-specific parts of the interface are performed on the receiver board.

- To allow maximum flexibility for future panel upgrades, it is suggested that all the JILI signals be carried on the LVDS cable even if the current panel type does not require them. If an application is known to be restricted to a specific display interface class, such as a single-channel TFT, then some LVDS pairs may be omitted to save cable bulk and cost.
5.5 Flat Panel Digital (FPD) Interface / JIDI Standard

A digital flat-panel interface called JUMPtec Intelligent Digital Interface (JIDI) is available on some ETX® modules. This is an optional alternative to the LVDS interface. It uses the same ETX® pins as the LVDS interface, but pin signals for a direct parallel interface to the flat panel.

- The implementation of the parallel flat-panel interface, if available, may differ for each ETX® module. This is because of the different graphics controller technology used on each module. Refer to the individual ETX® user’s guide for details.

- If a parallel flat-panel interface is used, consider implementing the interface using the same connector and pinout used for JILI operation (shown in Figure 10), and a “receiver board” to connect the parallel signals on the flat foil cable to the display. This implementation provides an easy upgrade path to an ETX® module with an LVDS interface.

5.6 Television (TV) Out

Figure 13 – TV Out Connectors and Circuitry

Television output circuitry, showing S-Video and composite video output connectors.

Television output features are not implemented on all ETX® modules. The video format options and the quality of the output vary, depending upon the video controller chip used on the module. Refer to the individual ETX® user’s guide for details.
5.7 Serial Ports 1 and 2

Figure 14 – RS232 Transceivers and Connectors for Serial Ports 1 and 2

Figure 14 shows one implementation of RS232 transceivers for Serial Ports 1 and 2. The pin numbers shown outside the header outlines are for flat-ribbon cable headers. The pin numbers inside the header outlines are the actual pin numbers on the DB9 serial-port connectors.

5.7.1 Serial Port Implementation Notes

The ETX® module’s TXD1, TXD2, DTR1#, DTR2#, RTS1# and RTS2# lines are normally outputs from the module. However, these lines also may be used as chipset configuration straps during system reset. In this condition, they are inputs that are pulled to the correct state by resistors internal to the ETX® module. No external DC loads or external pull-up or pull down resistors should be attached to these lines.
External resistors may override the internal strap states and cause the ETX® module to malfunction.

- If it is necessary to drive a TTL input (or another input which sources or sinks significant current) with any of these signals, a CMOS-input buffer should be inserted in the signal path so that these lines are not pulled up or down by external circuitry during system reset.
- Use pull-ups on all unused input signals on COM ports. Do not terminate unused output signals.

### 5.8 IRDA

ETX® modules implement a single infrared (IR) port. The capabilities and implementation of the IR port vary among ETX® modules and are presented in more detail in the user’s guide for each module.

### 5.9 Keyboard and Mouse

![Image of PS/2 Keyboard and Mouse Port Connectors and Circuitry](image)

**Figure 16 – PS/2 Keyboard and Mouse Port Connectors and Circuitry**

Figure 16 shows PS/2 keyboard and mouse ports using mini-DIN connectors.

The supply fusing shown is generally a requirement for external keyboard and mouse devices in which a fault might occur in the device or its connecting cable.
5.10 Parallel Port

Figure 17 – Parallel Port Connector and Circuitry

Figure 17 shows typical parallel-port circuitry. The pin numbers shown outside the header outlines are for flat-ribbon cable headers. The pin numbers inside the header outlines are the actual pin numbers on the DB25 parallel-port connector.

5.10.1 Parallel Port Implementation Notes

The diode in the pull-up power path is present so that a powered parallel port device (such as a printer) will not source current into the power plane of an unpowered ETX® module. Such “phantom powering” could interfere with the proper operation of reset and power control circuits on the ETX® module. If there is no possibility of the parallel device being powered while the ETX® module is not, then the diode is unnecessary.
5.10.2 Floppy Drive Operation Over the Parallel Port Connector

ETX® modules generally support one floppy drive attached to parallel-port pins. This is an alternative to the normal parallel port functionality. If the parallel port is used in parallel port mode, floppy disk support is not available via the parallel port. If floppy-disk support is needed, an external controller may be incorporated in the backplane design.

Note the following considerations for floppy-over-parallel operation:

- ETX® pin X3-51 must be grounded when the ETX® module boots.
- The X3-51 pin is sensed only at the beginning of the boot, so it is not possible to dynamically switch between floppy and parallel-port modes.
- If X3-51 pin changes state after boot, a reboot will be necessary to sense the change in state and set the operating mode as specified by the pin.
- The series resistors and pullup components shown in Figure # are still recommended for applications that use only the floppy-drive functionality.
- If the floppy-over-parallel function is used only occasionally, it can be implemented as a cable, which connects a standard DB25 parallel port connector to a 34-pin floppy drive connector. Then the baseboard connector can be wired as a standard parallel port and used as a parallel port when the floppy functionality is not required.

5.10.3 Options for Simultaneous Floppy and Parallel Port Operation

If an application needs floppy and parallel-port functionality simultaneously, there are several alternatives for the designer to consider:

- A super I/O chip may be added to the baseboard to implement a dedicated floppy controller. This is a low-cost option and is particularly attractive if the design also needs the additional serial or parallel ports in the super I/O chip. For the floppy interface to work properly, BIOS support will be necessary. Please consult Kontron Embedded Modules regarding recommended super I/O devices for this application.
- An LS-120 drive may be used. LS120 drives are basically super floppies that connect to an IDE port. They can read conventional 3-1/2 inch floppy disks and special 120MB, high-density media. This is an attractive choice for many instrumentation applications in which floppies are used for routine operation but a means of transferring large data or program files is sometimes needed.
- A USB floppy drive may be used. Most ETX® module BIOSes will support booting from a USB floppy. However, the operating system also may need to support USB devices to use a USB floppy after OS boot.
6 Connector X4

6.1 ETX® Connector X4 Schematic

Figure 18 – ETX® Connector X4
## 6.2 ETX® Connector X4 Pinout

<table>
<thead>
<tr>
<th>Pin</th>
<th>Signal</th>
<th>Pin</th>
<th>Signal</th>
<th>Pin</th>
<th>Signal</th>
<th>Pin</th>
<th>Signal</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>GND</td>
<td>2</td>
<td>GND</td>
<td>51</td>
<td>SIDE_IOW#</td>
<td>52</td>
<td>PIDE_IOR#</td>
</tr>
<tr>
<td>3</td>
<td>5V_SB</td>
<td>4</td>
<td>PWGIN</td>
<td>53</td>
<td>SIDE_DRQ</td>
<td>54</td>
<td>PIDE_IOW#</td>
</tr>
<tr>
<td>5</td>
<td>PS_ON</td>
<td>6</td>
<td>SPEAKER</td>
<td>55</td>
<td>SIDE_D15</td>
<td>56</td>
<td>PIDE_DRQ</td>
</tr>
<tr>
<td>7</td>
<td>PWRTBTN#</td>
<td>8</td>
<td>BATT</td>
<td>57</td>
<td>SIDE_D0</td>
<td>58</td>
<td>PIDE_D15</td>
</tr>
<tr>
<td>9</td>
<td>KBINH#</td>
<td>10</td>
<td>LILED#</td>
<td>59</td>
<td>SIDE_D14</td>
<td>60</td>
<td>PIDE_D0</td>
</tr>
<tr>
<td>11</td>
<td>RSMRST#</td>
<td>12</td>
<td>ACTLED#</td>
<td>61</td>
<td>SIDE_D1</td>
<td>62</td>
<td>PIDE_D14</td>
</tr>
<tr>
<td>13</td>
<td>ROMKBCS#</td>
<td>14</td>
<td>SPEEDLED#</td>
<td>63</td>
<td>SIDE_D13</td>
<td>64</td>
<td>PIDE_D1</td>
</tr>
<tr>
<td>15</td>
<td>EXT_PRG</td>
<td>16</td>
<td>I2CLK</td>
<td>65</td>
<td>GND</td>
<td>66</td>
<td>GND</td>
</tr>
<tr>
<td>17</td>
<td>VCC</td>
<td>18</td>
<td>VCC</td>
<td>67</td>
<td>SIDE_D2</td>
<td>68</td>
<td>PIDE_D13</td>
</tr>
<tr>
<td>19</td>
<td>OVCR#</td>
<td>20</td>
<td>GPCS#</td>
<td>69</td>
<td>SIDE_D12</td>
<td>70</td>
<td>PIDE_D2</td>
</tr>
<tr>
<td>21</td>
<td>EXTSMI#</td>
<td>22</td>
<td>I2DAT</td>
<td>71</td>
<td>SIDE_D3</td>
<td>72</td>
<td>PIDE_D12</td>
</tr>
<tr>
<td>23</td>
<td>SMBCLK</td>
<td>24</td>
<td>SMBDATA</td>
<td>73</td>
<td>SIDE_D11</td>
<td>74</td>
<td>PIDE_D3</td>
</tr>
<tr>
<td>25</td>
<td>SIDE_CS3#</td>
<td>26</td>
<td>SMBALRT#</td>
<td>75</td>
<td>SIDE_D4</td>
<td>76</td>
<td>PIDE_D11</td>
</tr>
<tr>
<td>27</td>
<td>SIDE_CS1#</td>
<td>28</td>
<td>DASP_S</td>
<td>77</td>
<td>SIDE_D10</td>
<td>78</td>
<td>PIDE_D4</td>
</tr>
<tr>
<td>29</td>
<td>SIDE_A2</td>
<td>30</td>
<td>PIDE_CS3#</td>
<td>79</td>
<td>SIDE_D5</td>
<td>80</td>
<td>PIDE_D10</td>
</tr>
<tr>
<td>31</td>
<td>SIDE_A0</td>
<td>32</td>
<td>PIDE_CS1#</td>
<td>81</td>
<td>VCC</td>
<td>82</td>
<td>VCC</td>
</tr>
<tr>
<td>33</td>
<td>GND</td>
<td>34</td>
<td>GND</td>
<td>83</td>
<td>SIDE_D9</td>
<td>84</td>
<td>PIDE_D5</td>
</tr>
<tr>
<td>35</td>
<td>PDIAG_S</td>
<td>36</td>
<td>PIDE_A2</td>
<td>85</td>
<td>SIDE_D6</td>
<td>86</td>
<td>PIDE_D9</td>
</tr>
<tr>
<td>37</td>
<td>SIDE_A1</td>
<td>38</td>
<td>PIDE_A0</td>
<td>87</td>
<td>SIDE_D8</td>
<td>88</td>
<td>PIDE_D6</td>
</tr>
<tr>
<td>39</td>
<td>SIDE_INTRQ</td>
<td>40</td>
<td>PIDE_A1</td>
<td>89</td>
<td>GPE2#</td>
<td>90</td>
<td>CBLID_P</td>
</tr>
<tr>
<td>41</td>
<td>BATLOW#</td>
<td>42</td>
<td>GPE1#</td>
<td>91</td>
<td>RXD#</td>
<td>92</td>
<td>PIDE_D8</td>
</tr>
<tr>
<td>43</td>
<td>SIDE_AK</td>
<td>44</td>
<td>PIDE_INTRQ</td>
<td>93</td>
<td>RXD</td>
<td>94</td>
<td>SIDE_D7</td>
</tr>
<tr>
<td>45</td>
<td>SIDE_RDY</td>
<td>46</td>
<td>PIDE_AK</td>
<td>95</td>
<td>TXD#</td>
<td>96</td>
<td>PIDE_D7</td>
</tr>
<tr>
<td>47</td>
<td>SIDE_IOR#</td>
<td>48</td>
<td>PIDE_RDY</td>
<td>97</td>
<td>TXD</td>
<td>98</td>
<td>HDRST#</td>
</tr>
<tr>
<td>49</td>
<td>VCC</td>
<td>50</td>
<td>VCC</td>
<td>99</td>
<td>GND</td>
<td>100</td>
<td>GND</td>
</tr>
</tbody>
</table>
6.3 IDE Ports

Figure 19 shows connectors and circuitry for both primary and secondary IDE ports. The pin numbers shown outside the header outlines are for flat-ribbon cable headers.

**Warning:** Pin 34 of J24 must be connected to CBLID_P# (X4/90) and Pin 34 of J25 must be connected to PDIAG_S# (X4/35).
6.3.1 IDE Port Implementation Notes

- The primary port connector shown in Figure 17 is a standard 40-pin IDC flat-cable header, which is used with 3-1/2 inch desktop IDE hard drives. These drives require a separate power cable to provide them with 5- and 12-volt operating power.

- The secondary port connector shown is a 44 pin, 2mm header of the type used with 2-1/2 inch laptop hard drives. The pinout is the same as for the standard connector, with the addition of pins 41-44 which provide 5-volt power to the drive. Laptop drives do not need 12-volt power and do not require a separate power cable.

- Each IDE port can support two hard drives or other ATAPI devices. The two devices on each port are wired in parallel, which is accomplished by plugging both drives into a single flat ribbon cable equipped with two socket connectors. A jumper is typically manually set on each device to set it for “master” or “slave” operation.

- If two devices are used in the master/slave mode on the same IDE port, the DASP# pins of both devices must be connected together. Also, the PDIAG# pins of both devices must be connected together. These pairs of pins negotiate between the master and slave devices. The devices may not function correctly unless these pins are interconnected. If two devices are plugged into a single IDE cable, the cable will interconnect the pins properly. If the two devices on one port are integrated on the baseboard or plugged into separate connectors, care should be taken to tie the corresponding pins together. On a standard IDE connector, PDIAG# is Pin 34 and DASP# is Pin 39.

- Because some ETX® modules contain an onboard Flash disk on the secondary IDE port, the DASP_S# and PDIAG_S# pins of that disk are brought to the ETX® connector and must be connected to the same pins on any other IDE device that is connected to the secondary port. It is recommended that these pins always be connected for compatibility with a variety of ETX® modules.

Note: The DASP# and PDIAG# pins from the primary and secondary IDE ports should NOT be tied together. They should only be connected between the devices that share a single port.

- After IDE devices are initialized, Pin 39 is used for an alternate function. It is asserted to indicate device activity and may drive a LED. If an activity light is shared between both IDE ports, diode or gate isolation should be used so that the DASP# functionality of the two ports is not affected.

- Some ETX® modules support advanced IDE data transfer modes such as UDMA 66. These modes require a special 80-conductor IDE cable for signal integrity. Refer to the individual ETX® user’s guide for details about these modes.
Figure 20 – CompactFlash Socket

Figure 20 shows CompactFlash (CF) socket wired as a secondary master IDE device. CompactFlash cards are used as alternatives to mechanical hard drives, especially when only moderate data capacity is needed. A CF card in IDE mode has the same electrical interface as an IDE hard drive, so it may be wired to an ETX® IDE port in the same way.
6.3.3 CompactFlash Socket Implementation Notes

- The CF card cannot be hot-plugged (changed while the system is powered). If hot-plug support is necessary, then a PCI-based CardBus controller chip can be integrated onto the baseboard and used to control the CF socket.

- The CF card can be configured as a slave device by removing R74.

- If two CF cards (or a CF card and a hard drive) are used in the master/slave mode on the same IDE port, the DASP# pins of both devices must be connected. Also, the PDIAG# pins both devices also must be connected. These pins negotiate between the master and slave devices, and the devices may not function correctly unless these pins are interconnected. Because some ETX® modules contain an onboard flash disk on the secondary IDE port, the DASP# and PDIAG# pins of that disk are brought to the ETX® connector and must be connected to the same pins of any other secondary IDE device which is implemented in the system.

- Problems have occasionally been observed when two CF cards are used on the same IDE port (as Master and Slave), or when a CF card is used in combination with a mechanical hard drive. If a CF card is used on the same IDE channel as another card or another IDE device, the use of well-proven cards from vendors such as SanDisk is recommended.

- DMA-support: Configuration of R84, R85 and R86:

<table>
<thead>
<tr>
<th></th>
<th>R84</th>
<th>R85</th>
<th>R86</th>
</tr>
</thead>
<tbody>
<tr>
<td>DMA</td>
<td>✓</td>
<td>✓</td>
<td>✗</td>
</tr>
<tr>
<td>Non-DMA</td>
<td>✗</td>
<td>✗</td>
<td>✓</td>
</tr>
</tbody>
</table>
6.4 Ethernet Circuits

Figure 21 – Ethernet Circuits Using Separate Transformer and Integrated Jack

Figure 21 shows two alternative Ethernet circuits. The top circuit uses a separate transformer and RJ45 jack. The bottom circuit uses an RJ45 jack with integrated magnetics.

The ETX® Ethernet Interface is designed for use with an external transformer or integrated jack that has a 1:1 turns ratio. Refer to electrical data in the ETX® Specification for details.

The (04) following each net name indicates that this signal connects to an identical net name within Figure 18 (which shows the ETX® X4 connector).
### 6.4.1 Ethernet Implementation Notes

- Route the transmit and receive lines on the input (ETX® module) side of the coupling transformer on the baseboard PCB as differential pairs, with a differential impedance of 100 Ohms. PCB layout software allows determining the correct trace width and spacing to achieve this impedance after the PCB stack up configuration is known.

- The TXD, TXD# signal pair should be well separated from the RXD, RXD# signal pair. Both pairs should be well separated from any other signals on the PCB. The total routing length of these pairs from the ETX® module to the Ethernet jack should be made as short as practical. If the baseboard layout “doesn’t care” where the Ethernet jack is located, it should be placed close to the ETX® module pins.

![Diagram of Ethernet Implementation Notes](image)

**Figure 22 – Critical Dimensions**

There are two critical dimensions that must be considered during the layout phase of an Ethernet controller. These dimensions are identified in Figure 22 as A and B.

**Distance A**: Transformer to RJ45 (Priority 1); the distance labeled “A” should be given the highest priority in the backplane layout. The distance between the transformer module and the RJ45 connector should be kept to less than 1 inch of separation. The following trace characteristics are important and should be observed:

- 1) Differential Impedance: The differential impedance should be 100 Ω. The single ended trace impedance will be approximately 50 Ω; however, the differential impedance also can be affected by the spacing between the traces.
2) **Trace Symmetry:** Differential pairs (such as RXD and TXD) should be routed with consistent separation and with exactly the same lengths and physical dimensions (for example, width).

**Notes:** Asymmetrical and unequal length traces in the differential pairs contribute to common mode noises. This can degrade the receive circuit’s performance and contribute to radiated emissions from the transmit circuit. If the Ethernet controller must be placed further than two inches from the RJ45 connector, Distance B can be sacrificed. Keeping Distance A as short as possible should be a priority.

**Distance B:** PHY to Transformer (Priority 2) Distance B from Figure 20 also should be designed to extend as short as possible between devices. The high-speed nature of the signals propagating through these traces requires that the distances between these components be closely observed.

In general, any section of traces that is intended for use with high-speed signals should observe proper termination practices.

Many board layouts remove the ground plane underneath the transformer and RJ45 jack to minimize capacitive coupling of noise between the plane and the external Ethernet cable.

Some ETX® modules require VCC_3V (from ETX® X1 Pins 12, 16 and 24) to be applied to the center tap of the transformer’s transmit winding. Others do not. This implementation difference can be handled as a baseboard build option, by loading or omitting the ferrite bead when appropriate. In some cases, it may be desirable to install a Berg jumper in series with the ferrite bead so the baseboard configuration can be changed without soldering.

### 6.4.2 Ethernet LEDs

Link and activity LEDs can be implemented by using the ETX® module’s LILED# and ACTLED# pins. These pins sink current and are intended for attachment to a LED cathode. The anode of the LED should be pulled to VCC_3V through a resistor of 470 Ohms or greater.

### 6.4.3 Ethernet Limitation

According to the Physical Layer Specifications of IEEE802.3 an Ethernet controller should be able to drive a segment length of 100 m. Therefore most Ethernet controllers are designed to meet this requirement, if all Design & Layout Recommendations are met. However this is the point where problems arise for the ETX®-standard for the following reasons:

- Due to the dimensions of the ETX® standard the Ground Plane of the ETX® module often cannot be made as large as recommended
- Due to the direct proximity to other controllers with high frequent pulses the Ground Plane cannot be held as proper as recommended
Due to the modular ETX® concept the distance controller-magnetics will be longer than having controller-magnetics-jack on one board.

Due to the modular ETX® concept a transmission line discontinuity occurs at the connectors modul-to-baseboard, attenuating the signal and reducing signal quality.

In consequence it may be possible that an ETX® application will not be able to reach the mentioned 100 m limit. During the Product Release Process Kontron tests Ethernet transmission with 50 m Cable length. So this length can at least be reached with all Kontron ETX®-modules, proper baseboard design provided. More detailed information concerning Ethernet Transmission length with particular boards on request.

6.5 Miscellaneous Circuits

6.5.1 Speaker

The SPKR output from the ETX® module is a CMOS level signal. It can control an external FET or logic gate that drives an external PC speaker.

The ETX® module’s SPKR output should not be directly connected to either a pullup or a pulldown resistor. The SPKR signal is often used as a configuration strap for the core chipset in ETX® modules. A pullup or pulldown on this signal can override the internal setting in the module and result in malfunction of the module.

6.5.2 Battery

The internal real-time clock in the ETX® module requires a constant source of power for timekeeping. On some ETX® modules, the battery input also is required to retain setup parameters in the CMOS memory.

A 3V Lithium cell is usually used for the RTC battery. The positive terminal is connected to the BATT pin of the ETX® module, and the negative terminal is connected to ground.

The battery is typically a coin cell type such as a CR2032, but this may not be suitable for all applications. Some applications may require an RTC battery with greater capacity than small coin cells can provide.

The required battery capacity varies among ETX® modules and operating conditions. In particular, sustained high operating temperatures will increase both the battery current requirements of the ETX® module and the battery’s internal self-discharge rate. The combination of these factors may result in a required battery capacity substantially greater than that typical for a benign office environment.
6 Connector X4

Figure 23: Battery Circuit

Note: According to UL60950 and EN60950 it is in the customer responsibility to design the battery circuit so that the battery cannot be loaded by a reverse current.

The power up sequence of all ETX® boards should be:

- RTC battery voltage
- Stb voltage
- VCC

It is possible to skip the Stb Voltage and run the board in AT mode.

It is also possible to skip the battery voltage, but this might lead to start up problems either in ATX or AT mode.

Warning: When the module is driven without an RTC battery it is highly recommended to postpone the startup for 3 seconds by delaying the PWGIN signal.

6.5.3 I2C Bus

Most ETX® modules provide a software-driven I2C port for communication with external I2C slave devices. This port is implemented on ETX® Pins I2DAT and I2CLK.

The implementation details and software interface for this port are different between ETX® modules. Refer to the individual ETX® user’s guide for details.

6.5.4 SM Bus

Most ETX® modules provide an SMBus port for communication with external SMBUS slave devices. This port also is used internally in the ETX® module to communicate with onboard SMBUS devices such as the SPD EEPROMs on DIMMS, clock-generator chips, and hardware- monitoring devices. The port is externally available on the ETX® pins SMBDAT and SMBCLK.

The addresses for any external SMBus devices must be chosen so that they do not conflict with the addresses that are used internally in the ETX® module. If the device offers externally controllable address options, it is desirable to implement baseboard resistor straps to allow the device to be set to at least two possible SMBus addresses.
The implementation details and software interface for this port differ between ETX® modules. Refer to the individual ETX® user’s guide for details.

Special care should be taken in external use of the SMBus because of its importance to the internal operation of the ETX® module. Consultation with Kontron Embedded Modules technical support is recommended.

6.5.5  Power Good / Reset Input
The ETX® Power Good Input (PWGIN) may be attached to an external power good circuit if desired, or used as a manual reset input by grounding the pin with a momentary-contact pushbutton switch.

If an external circuit asserts this signal, it should be driven by an open-drain driver and held low for a minimum of 15mS to initiate a reset.

Use of this input is optional. The ETX® module generates its own power-on reset based on an internal monitor on the +5V input voltage and/or the internal power supplies.

6.5.6  Keyboard Inhibit
Most ETX® modules support a keyboard inhibit pin (KBINH#) that you can use to disable keyboard operation for security reasons. This pin may be attached to an external lock switch or other locking device.

The implementation details for this feature can differ between ETX® modules. Refer to the individual ETX® user’s guide for details.

6.5.7  ATX Power Supply Control
Most ETX® modules provide support for ATX-style power supplies in which the main power output of the supply is controlled by the ETX® module.

The power supply must provide a constantly present source of 5V power to support this functionality. The typical current consumption from the 5V_SB supply pin you can find in the user’s guide of the individual ETX® module.

If an ATX power supply is not used, the ETX® module’s PS_ON, 5V_SB, and PWRBTN# pins should be left unconnected.

PS_ON
On ETX® modules that support ATX-style power supplies, the PS_ON signal is an active-low output that turns on the main outputs of the supply. This is an open-collector signal and should be pulled up to the 5V_SB supply voltage with a 1K resistor. (Typically, there is a pullup resistor implemented in the power supply itself, but it is good practice to also implement a position for a pullup resistor in the baseboard circuitry).
**PWRBTN#**

On ETX® modules that support ATX-style power supplies, this signal used for a momentary-contact, active-low pushbutton input. The other terminal of the pushbutton should be grounded. The ETX® module implements an internal pullup to 5V_SB for this signal.

Asserting PWRBTN# indicates that the operator wants to turn the power on or off. The system response to this signal can vary among ETX® modules and can be subject to modification by BIOS settings or system software.

**6.5.8 OVCR#**

This active-low input allows an external overcurrent protection device on one or more of the USB ports to indicate an overcurrent condition. Response to this signal depends upon system software. The implementation details for this feature may differ between different ETX® modules. Refer to the individual ETX® user’s guide for details.

**6.5.9 External SMI Interrupt**

The active-low SMI input allows external devices to signal a system-management event. Response to this signal depends upon system software.

This signal is pulled up to 5V_SB internally to the ETX® module. External circuitry driving this signal also should be powered from a supply that is active whenever 5V_SB is active.

The 5V_SB always will be active whenever power is applied to the ETX® module’s VCC pins. This is only a concern when the main power supply to the ETX® module is powered down.

The implementation details for this feature can be different between ETX® modules. Refer to the individual ETX® user’s guide for details.
7 Power Supply Recommendations

7.1 Power Requirements

ETX® modules operate entirely from 5-volt input power. All other necessary voltages are generated on the ETX® module using onboard power supplies.

The power requirements of ETX® modules vary substantially, depending on the processor type and speed. To accommodate the fastest future modules, it is recommended that the 5V supply be capable of delivering 6 amperes average current to the ETX® module (with momentary peak current to 9 amperes). It also is recommended that the thermal management solution be capable of removing 30 watts from the ETX® module’s heat spreader plate while maintaining conservative operating temperatures.

These recommendations may be difficult to meet in many applications. In these cases, the power supply and the thermal solution can be sized for substantially lower power, as long as it is understood that the application may not be able to host very high performance ETX® modules with correspondingly high power consumption.

7.2 Power Supply Considerations

The designer should consider several factors when designing power supplies for ETX® systems:

- ETX® modules can provide a limited amount of 3.3V power from their onboard power supplies. The output current is limited to 500mA. If external system components require more 3.3V power than this 500mA limit, the baseboard will need to implement a 3.3V supply.

- Do not connect the outputs of an external 3.3V supply to the 3.3V pins on the ETX® module because this will cause the power supplies to fight each other and possibly cause a malfunction of the ETX® module or the external power supply.

- Baseboard designs frequently fuse power outputs to external devices (such as the keyboard and USB devices) with solid-state or polyswitch overcurrent protection devices. The protective devices typically open only after passing several times their rated current for a significant period. If the system power supply is not capable of supplying the current required to open the protective device, the system may crash in the presence of an external fault. This may compromise system reliability and complicate system fault diagnosis.

Occasionally, problems arise with external 5V power supplies that produce a non-monotonic voltage rise at turn-on. Some ETX® internal circuits, such as clock-generator chips, generate their own reset signals based on the supply voltage passing a certain voltage threshold. If there is a voltage dip after this threshold is passed, these circuits may become confused and malfunction. This problem is rare, but it has been observed in custom mobile power-supply designs. It is advisable to observe the power supply rise waveform with an oscilloscope during power supply qualification to confirm that the rise is monotonic and does not contain dips.
7.3 S3 Suspend to RAM

When the module is driven in suspend to RAM (S3) the 5V VCC is switched off, but the current OS image is stored in the RAM, which is supplied by 5V_Stb.

It can lead to power leakage and feedback effects, when signals on the baseboard are pulled up or supplied by 5V VCC and the board is currently driven only by 5V_Stb. So it is recommended to pull-up the floppy signals to 5V_Stb instead of 5V and to drive the USB devices also with 5V_Stb when in the system S3 is used.
8 Mechanical Considerations

8.1 Baseboard Layout Drawing

The ETX® Specification document contains two mechanical drawings. One drawing is of the module itself, while the other drawing is of the baseboard connector placement.

It is important to use the baseboard connector placement drawing for baseboard design. The locating pins for the ETX® connectors on the baseboard drawing are in a slightly different position than on the module drawing because of the connector design.

8.2 Module Dimensions

All ETX® modules have the same mounting hole and connector locations and are mechanically interchangeable. However, during the evolution of the ETX® standard, the specified overall Y dimension of the module was reduced from 100mm to 95mm. This allows ETX® modules to be used in certain applications in which the previous form factor was slightly oversized.

New designs will conform to the 95mm specification, but ETX® designs with the 100mm Y dimension will continue to be produced. Baseboard designers should allow 100mm for the module Y dimension. This will allow the baseboard to be used with all ETX® modules.

8.3 ETX® 3.0 specification

When a board supports the ETX® 3.0 specification it might have additional SATA connectors on its edges. We recommend to avoid high components near the area of the additional connectors to allow cables be plugged in.
Appendix F: PC Architecture Information

The following sources of information can help you better understand PC architecture.

9.1 Buses

9.1.1 ISA, Standard PS/2 – Connectors

- AT IBM Technical Reference Vol 1&2, 1985
- ISA Bus Specifications and Application Notes, Jan. 30, 1990, Intel
- Personal Computer Bus Standard P996, Draft D2.00, Jan. 18, 1990, IEEE Inc

9.1.2 PCI/104

- Embedded PC 104 Consortium:
  The consortium provides information about PC/104 and PC/104-Plus technology. You can search for information about the consortium on the Web.

- PCI SIG
  The PCI-SIG provides a forum for its ~900 member companies, who develop PCI products based on the specifications that are created by the PCI-SIG. You can search for information about the SIG on the Web.


9.2 General PC Architecture

- Embedded PCs, Markt&Technik GmbH, ISBN 3-8272-5314-4 (German)
- Hardware Bible, Winn L. Rosch, SAMS, 1997, 0-672-30954-8

9.3 Ports

9.3.1 RS-232 Serial

- EIA-232-E standard
  The EIA-232-E standard specifies the interface between (for example) a modem and a computer so that they can exchange data. The computer can then send data to the modem, which then sends the data over a telephone line. The data that the modem receives from the telephone line can then be sent to the computer. You can search for information about the standard on the Web.


- National Semiconductor
  The Interface Data Book includes application notes. Type “232” as a search criteria to obtain a list of application notes. You can search for information about the data book on National Semiconductor’s Web site.

9.3.2 Serial ATA

Serial AT Attachment (ATA) Working Group

This X3T10 standard defines an integrated bus interface between disk drives and host processors. It provides a common point of attachment for systems manufacturers and the system. You can search for information about the working group on the Web.

We recommend you also search the Web for information on 4.2 I/O cables, if you use hard disks in a DMA3 or PIO4 mode.
9.3.3 USB

USB Specification

USB Implementers Forum, Inc. is a non-profit corporation founded by the group of companies that developed the Universal Serial Bus specification. The USB-IF was formed to provide a support organization and forum for the advancement and adoption of Universal Serial Bus technology. You can search for information about the standard on the Web.

9.3.4 Programming

## APPENDIX G: DOCUMENT-REVISION HISTORY

<table>
<thead>
<tr>
<th>Revision</th>
<th>Date</th>
<th>Edited By</th>
<th>Changes to Preceding Revision</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.1</td>
<td>18 Jan 01</td>
<td>RVS</td>
<td>Initial Draft</td>
</tr>
<tr>
<td>0.9</td>
<td>22 Mar 01</td>
<td>BB</td>
<td>Preliminary Release</td>
</tr>
<tr>
<td>1.0</td>
<td>23 May 01</td>
<td>BB</td>
<td>Release</td>
</tr>
<tr>
<td>1.1</td>
<td>21 Mar 03</td>
<td>GDA and RV</td>
<td>Updates with technical changes throughout.</td>
</tr>
<tr>
<td>1.2</td>
<td>14 April 03</td>
<td>HCH</td>
<td>Added PCI INT diagram.</td>
</tr>
<tr>
<td>1.3</td>
<td>25 April 03</td>
<td>HCH</td>
<td>Changed PCI INT table for better understanding.</td>
</tr>
<tr>
<td>1.4</td>
<td>11 August 03</td>
<td>GDA</td>
<td>Inserted proper diagram “PCI bus slot connector” figure 2 section 3.3</td>
</tr>
<tr>
<td>1.5</td>
<td>12 Jan 04</td>
<td>GDA</td>
<td>Added notes to section 6.4 Ethernet Circuits</td>
</tr>
<tr>
<td>1.6</td>
<td>02 Mar 04</td>
<td>GDA</td>
<td>Corrected information in Ethernet Circuit diagram in section 6.4.</td>
</tr>
<tr>
<td>1.7</td>
<td>26 May 04</td>
<td>GDA</td>
<td>Corrected description of Pin 90 in the X4 connector pinout table. The pin is high active not low active.</td>
</tr>
<tr>
<td>1.8</td>
<td>8 July 04</td>
<td>GDA</td>
<td>Changed Figure 15 in section 5.10 in order to provide a better example of parallel connector and circuitry. Changed Pin description of Parallel Port Mode Pinout Table pin 86 BUSY# to BUSY. Changed Pin descriptions of X4 Connector Pinout Table pins 9 KBINH, 10 LILED, 12 ACTLED, and 14 SPEEDLED to KBINH#, LILED#, ACTLED#, and SPEEDLED#.</td>
</tr>
<tr>
<td>1.9</td>
<td>20 Jan 2006</td>
<td>GUL</td>
<td>Updated Layout of document Updated CF-socket for DMA support Removed power consumption of 5V_SB pin and refered to the corresponding user’s guide</td>
</tr>
<tr>
<td>2.0</td>
<td>23 Jan 2006</td>
<td>GUL</td>
<td>Corrected DMA-support for CF Released for Web</td>
</tr>
<tr>
<td>2.1</td>
<td>17. Mai 2006</td>
<td>GUL</td>
<td>Added Ethernet Limitation Added Battery Circuit Changed to new Kontron Style Released</td>
</tr>
<tr>
<td></td>
<td>19. Mai 2006</td>
<td>GUL</td>
<td></td>
</tr>
<tr>
<td></td>
<td>20.10.2006</td>
<td>GUL</td>
<td></td>
</tr>
<tr>
<td>2.2</td>
<td>15. März 2007</td>
<td>UMA</td>
<td>Changed to new Layout Added EMI suggestion Added ETX® 3.0 mechanical considerations</td>
</tr>
<tr>
<td>2.3</td>
<td>24. Nov. 2007</td>
<td>UMA</td>
<td>Added recommended power up sequencing in 6.5.2</td>
</tr>
<tr>
<td>2.4</td>
<td>29.07.2009</td>
<td>UMA</td>
<td>Added USB Signal Integrity chapter, added power chaper S3 suspend to RAM, added warning for missing IDE signals in IDE chapter</td>
</tr>
</tbody>
</table>